Product Summary

The EP2S30F484I4 is a FPGA based on a 1.2-V, 90-nm, all-layer copper SRAM process. It features a new logic structure that maximizes performance, and enables device densities approaching 180,000 equivalent logic elements (LEs). The EP2S30F484I4 offers up to 9 Mbits of on-chip, TriMatrix memory for demanding, memory intensive applications and has up to 96 DSP blocks with up to 384 (18-bit × 18-bit) multipliers for efficient implementation of high performance filters and other DSP functions. Various high-speed external memory interfaces are supported, including double data rate (DDR) SDRAM and DDR2 SDRAM, RLDRAM II, quad data rate (QDR) II SRAM, and single data rate (SDR) SDRAM. The EP2S30F484I4 supports various I/O standards along with support for 1-gigabit per second (Gbps) source synchronous signaling with DPA circuitry. The EP2S30F484I4 offers a complete clock management solution with internal clock frequency of up to 550 MHz and up to 12 phase-locked loops (PLLs).

Parametrics

EP2S30F484I4 absolute maximum ratings: (1)VCCINT, Supply voltage With respect to ground: –0.5 to 1.8 V; (2)VCCIO, Supply voltage With respect to ground: –0.5 to 4.6 V; (3)VCCPD, Supply voltage With respect to ground: –0.5 to 4.6 V; (4)VCCA, Analog power supply for PLLs With respect to ground: –0.5 to 1.8 V; (5)VCCD, Digital power supply for PLLs With respect to ground: –0.5 to 1.8 V; (6)VI,DC input voltage: –0.5 to 4.6 V; (7)IOUT, DC output current, per pin: –25 to 40 mA; (8)TSTG, Storage temperature No bias: –65 to 150℃; (9)TJ, Junction temperature BGA packages under bias: –55 to 125℃.

Features

EP2S30F484I4 features: (1)New and innovative adaptive logic module (ALM), the basic building block of the Stratix II architecture, maximizes performance and resource usage efficiency; (2)Up to 9,383,040 RAM bits (1,172,880 bytes) available without reducing logic resources; (3)TriMatrix memory consisting of three RAM block sizes to implement true dual-port memory and first-in first-out (FIFO) buffers; (4)High-speed DSP blocks provide dedicated implementation of multipliers (at up to 450 MHz), multiply-accumulate functions, and finite impulse response (FIR) filters; (5)Up to 16 global clocks with 24 clocking resources per device region; (6)Clock control blocks support dynamic clock network enable/disable, which allows clock networks to power down to reduce power consumption in user mode; (7)Up to 12 PLLs (four enhanced PLLs and eight fast PLLs) per device provide spread spectrum, programmable bandwidth, clock switch-over, real-time PLL reconfiguration, and advanced multiplication and phase shifting; (8)Support for numerous single-ended and differential I/O standards; (9)High-speed differential I/O support with DPA circuitry for 1-Gbps performance; (10)Support for high-speed networking and communications bus standards including Parallel RapidIO, SPI-4 Phase 2 (POS-PHY Level 4), HyperTransport technology, and SFI-4; (11)Support for high-speed external memory, including DDR and DDR2 SDRAM, RLDRAM II, QDR II SRAM, and SDR SDRAM; (12)Support for multiple intellectual property megafunctions from Altera MegaCore functions and Altera Megafunction Partners Program (AMPPSM) megafunctions; (13)Support for design security using configuration bitstream encryption; (14)Support for remote configuration updates.

Diagrams

EP2S30F484I4 block diagram

Image Part No Mfg Description Data Sheet Download Pricing
(USD)
Quantity
EP2S30F484I4
EP2S30F484I4


IC STRATIX II FPGA 30K 484-FBGA

Data Sheet

0-1: $425.70
EP2S30F484I4N
EP2S30F484I4N


IC STRATIX II FPGA 30K 484-FBGA

Data Sheet

0-20: $387.00